• Chỉ mục bởi
  • Năm xuất bản
LIÊN KẾT WEBSITE

An Efficient Implementation of LED Block Cipher on FPGA

Al-Shatari M. Universiti Teknologi Petronas, Department of Electrical and Electronic Engineering, Seri Iskandar, Perak, Malaysia|
Tran X.-T. | Rohmad M.S. | Witjaksono G. | Aziz A.A. SISLAB, VNU University of Engineering and Technology, Vietnam National University, Hanoi, Viet Nam| Hussin F.A. Faculty of Electrical Engineering, Universiti Teknologi MARA, Shah Alam, Selangor, Malaysia|

2019 1st International Conference of Intelligent Computing and Engineering: Toward Intelligent Solutions for Developing and Empowering our Societies, ICOICE 2019 Số , năm 2019 (Tập , trang -)

ISSN: 158565

ISSN: 158565

DOI: 10.1109/ICOICE48418.2019.9035193

Tài liệu thuộc danh mục: Scopus

Int. Conf. Intell. Comput. Eng.: Toward Intell. Solut. Dev. Empower. Soc., ICOICE

English

Từ khóa: Commerce; Computation theory; Cryptography; Economic and social effects; Intelligent computing; Iterative methods; Light emitting diodes; Security of data; Area utilization; Block ciphers; Efficient implementation; Hardware architecture; Maximum operating frequency; Reduction in area; Resourceconstrained devices; Ultra lightweights; Field programmable gate arrays (FPGA)
Tóm tắt tiếng anh
LED is an ultra-lightweight block cipher targeting resource-constrained devices. The current hardware architectures of this cipher utilize large logic area, operate in low frequencies and have low throughput. To improve the trade-offs between area utilization and performance, an iterative round-based architecture of LED block cipher is implemented in this paper. LED algorithm is available in 64-bit and 128-bit key sizes. In this paper, the focus is on the 64-bit key with 64-bit block size. This algorithm is implemented on various Field Programmable Gate Array (FPGA) devices. The design is verified on several Altera and Xilinx devices using Altera Quartus II, ModelSim and Xilinx ISE simulators. Both low-cost and high-end FPGA devices were targeted. Tradeoffs between area and performance were considered, with the optimization for performance. The throughput and maximum operating frequency are benchmarked with the existing literature and better performance is achieved. The results show large improvements in maximum operating frequency and throughput as well as reduction in area utilization compared to recent designs of round-based LED block cipher. � 2019 IEEE.

Xem chi tiết