• Chỉ mục bởi
  • Năm xuất bản
LIÊN KẾT WEBSITE

Design space exploration for a single-FPGA handwritten digit recognition system

Huynh T.V. Danang University of Science and Technology, University of Danang, Viet Nam|

2014 IEEE 5th International Conference on Communications and Electronics, IEEE ICCE 2014 Số , năm 2014 (Tập , trang 291-296)

DOI: 10.1109/CCE.2014.6916717

Tài liệu thuộc danh mục: Scopus

Conference Paper

English

Từ khóa: Character recognition; Computer hardware; Digital arithmetic; Hardware; Multilayer neural networks; Neural networks; Pattern recognition; Bit-Width; floating-point; FloPoCo; MNIST; MPFR; Reconfigurable hardware
Tóm tắt tiếng anh
Multilayer perceptron neural networks have widely been implemented on reconfigurable hardware to perform a variety of applications including classification and pattern recognition. This paper investigates the combined impact of neural network size and reduced precision number formats, used for the representation of the optimal parameters, on the recognition rate a neural network based handwritten digit recognition system. The MNIST database is used for training and testing in this work. After deriving the optimal reduced-precision floating-point format sufficient for achieving a desired recognition performance, we provide an estimate for the hardware resources needed to implement the network on FPGAs. Our work allows for an efficient investigation of tradeoffs in operand word-length, network size, recognition rate and hardware cost of reduced-precision neural network implementations on reconfigurable hardware. � 2014 IEEE.

Xem chi tiết